Sökning: "Coarse Grain Reconfigurable Hardware"
Visar resultat 1 - 5 av 6 uppsatser innehållade orden Coarse Grain Reconfigurable Hardware.
1. Acoarse grain reconfigurable memory architecture for linear algebra and deep neural networks
Master-uppsats, KTH/Skolan för elektroteknik och datavetenskap (EECS)Sammanfattning : Companies and institutions around the world have been working to develop machines with always more computing power. This race has now found its new objective: hexascale computing (with 1018 flops machines). LÄS MER
2. Low Density Parity Check Encoder and Decoder on SiLago Coarse Grain Reconfigurable Architecture
Master-uppsats, KTH/Skolan för elektroteknik och datavetenskap (EECS)Sammanfattning : Low density parity check (LDPC) code is an error correction code that has been widely adopted as an optional error correcting operation in most of today’s communication protocols. Current design of ASIC or FPGA based LDPC accelerators can reach Gbit/s data rate. LÄS MER
3. Implementation of 3GPP LTE QPP Interleaver for SiLago
Master-uppsats, KTH/Skolan för elektroteknik och datavetenskap (EECS)Sammanfattning : Modern wireless communication systems have seen an increased usage of various channel coding techniques to facilitate improved throughput and latency. Interleavers form an integral part of these coding techniques and play a critical role by making the communication more robust and resilient to noise and other interference. LÄS MER
4. Hardware accelerator for SOM based DNA sequencing Algorithm
Master-uppsats, KTH/Skolan för elektroteknik och datavetenskap (EECS)Sammanfattning : The prevalent experience based diagnosis of health problem are often incorrect. Different aspect of this problem are microorganism’s adaptation of antibiotics and effectiveness of the generic medicines on each individual etc. The DNA sequencing based diagnosis is evolving to deal with this problem. LÄS MER
5. An Improved Hierarchical Design Flow for Coarse Grain Regular Fabrics
Master-uppsats, KTH/Skolan för informations- och kommunikationsteknik (ICT)Sammanfattning : This project included two parts. First, a reconfigurable cell was designed as the DataPath Unit (DPU) of a Dynamically Reconfigurable Resource Array (DRRA). In this cell, hardware resources were shared to be reused in different configurations. Consequently, the area was reduced by 68% in comparison with the previous DPU with the same functionality. LÄS MER